# Image edge information extraction system based on FPGA

陈思佑 12010102 张旭东 12011923

# 1. Project objective

Edge detection is an important technology in digital image processing, which can extract the contour information of objects and support the application of image recognition, segmentation and target tracking. FPGA technology is widely used in the field of digital signal processing, which can realize high-speed parallel processing. The combination of FPGA, camera and VGA can realize the collection, processing and output of image information. Using the high performance calculation and programmability of FPGA, the edge information is extracted and output to the display screen, so as to realize efficient digital image processing.

# 2. System framework design



Fig.1 Block diagram of our system

- 1. **Image acquisition module**: The camera module is used to collect external video signals and convert them into digital signals and input them into FPGA.
- 2. **Image processing and edge detection module**: image preprocessing using FPGA, including noise removal and image enhancement. Then the edge detection operation is carried out to extract the image edge information.
- 3. **VGA output module**: output the processed image signals to the VGA display screen and display them through the display screen.

### 3. OV7076 connection

#### 3.1 Introduction of OV7670

Identify the GPIO (General Purpose input/Output) pins available on the FPGA board that will be used to communicate with the OV7076 module, connect these pins to the corresponding position of the FPGA. The OV7670 requires specific timing and control signals to operate correctly. These include the pixel clock (PCLK), horizontal synchronization (HSYNC), and vertical synchronization (VSYNC) signals. These signals will need to be generated by the FPGA and connected to the appropriate pins on the camera module.



Fig.2 Functional block diagramm

SCL: the SCCB clock port

SDA: the SCCB data port

VSYNC: frame synchronization) signal

HREF: line synchronization signal

PCLK: pixel clock

XCLK: system clock input

D0-D7: data bits

RESET: initializes all registers to the default value 0: RESET mode 1: general mode

PWDN: POWER DOWN

#### 3.2 ov7670 SCCB Protocol introduction

SCCB(Serial Camera ControlBus) is a simplified I2C protocol, SIO-l is a serial clock input line, SIO-O is a serial bidirectional data line, respectively equivalent to SCL and SDA of I2C protocol. The bus timing of SCCB is basically the same as that of I2C, and its response signal ACK is called the 9th bit of a transmission unit, which is divided into Don't care and NA. The Don't care bit is generated by the slave machine; The NA bit is generated by the host. Since SCCB does not support multi-byte read and write, the NA bit must be high. In addition, SCCB has no concept of repeated start, so during the SCCB read cycle, the host must send the bus stop condition after sending the in-chip register address. Otherwise, the slave will not be able to generate the Don't care response signal when the read command is sent.

#### 3.3 initialization

- (1) Power on and wait for stable level 3ms
- (2) Send the initialization start flag and configure the register through SCCB protocol
- (3) After the configuration, send the initialization completion sign for the following to read the image data as the start sign.

Once the OV7670 is connected and the timing and control signals are generated, you can start capturing images. To do this, you will need to configure the camera module to output data in the desired format and then read the data from the data pins. The data can then be stored in memory or processed in real-time.

## 4. Achieve display of VGA

VGA(Video Graphics Array) is a kind of video transmission standard based on analog signal introduced by IBM in 1987 along with PS/2. It has the advantages of high resolution, fast display rate and rich color, which has been widely used in the field of color display. The principle of display of VGA involves many technical fields, including graphics processing, electronic circuits, digital signal processing, and so on.

The pin diagram of VGA is in Fig1.



Pin 1: Red Pin 5: GND

Pin 2: Grn Pin 6: Red GND

Pin 3: Blue Pin 7: Grn GND Pin 13: HS Pin 8: Blu GND

Pin 14: VS Pin 10: Sync GND

Fig.3 the pin diagram of VGA

# 4.1 Principle of color

Because the eyes of human have pyramidal cells that sense red, green, and blue, color space can usually be represented by three basic colors. The three primary colors are independent of each other, and no one primary color can be combined with the other two colors. Red, green and blue are the three primary colors, which are the most widely used. VGA displays usually work at the depth of 8 bits(256 colors). The depth of color represents the number of colors that can be displayed per pixel. 8-bit color depth means that each pixel can display 256 different colors. The higher the color depth, the more detailed the image appears on the screen.

#### 4.2 implementation of display

The input signal of Pin1, Pin2 and Pin3 is analog voltage of 0-0.714V, instead of digital signal of 0 and 1. Black is displayed when the input signal is 0V and the strongest color is displayed when the input signal is 0.714V. When the analog voltages of Pin1, Pin2 and Pin3 are different, the different colors are displayed. However, the FPGA generate digital signal only. So the digital signal need to be converted to analog signal. The most common method of converting digital signal to analog signal is using a weight resistance network. The weight resistance network is in Fig2.



Fig.4 the weight resistance network

#### 4.3 Communication protocol of VGA

The communication timing of VGA is Fig3.



Fig.5 communication timing of VGA

There are four parts in frame timing and line timing, including synchronization pulse, back porch, display interval and front porch. They are represented by o, p, q and r in frame timing and a, b, c and d in line timing. At these stages of synchronization pulse, back porch and front porch, the signals of red, blue and green are invalid. Only the signals of red, blue and green are valid at the stage of display interval.

# 4.4 Spatial resolution and refresh frequency

Spatial resolution represents the number of pixels that can be displayed on the display. The larger spatial resolution is, the more detailed the image is on the screen. Besides, resolution also affects the size of the image on the screen. VGA display usually work at  $640 \times 480$  resolution.

Refresh frequency represents the frames displayed per second. In general, the higher refresh frequency is, the smoother the video will look.

| 显示模式       | 时钟        |     |             | 帧时序(行数) |     |      |           |    |     |            |     |  |
|------------|-----------|-----|-------------|---------|-----|------|-----------|----|-----|------------|-----|--|
|            | (MHz)     | а   | b           | С       | d   | е    | 0         | р  | q   | r          | S   |  |
| 800x600@60 | 40.0      | 128 | 88          | 800     | 40  | 1056 | 4         | 23 | 600 | 1          | 628 |  |
|            |           |     |             |         |     |      |           |    |     |            |     |  |
| а          | b         |     | С           |         |     |      | d         |    |     | е          |     |  |
| 拉低的128个列像素 | 拉高的88个列像素 |     | 拉高的800个列像素  |         |     | 拉高   | 拉高的40个列像素 |    |     | 总共1056个列像素 |     |  |
|            |           |     |             |         |     |      |           |    |     |            |     |  |
| 0          | р         |     | q           |         |     | r    |           |    | S   |            |     |  |
| 拉低的4个行像素   | 拉高的23个行   | 象素  | 素 拉高的600个行像 |         | 行像素 | 拉高   | 拉高的1个行像素  |    |     | 总共628个行像素  |     |  |

Fig.6 parameters of 800×600@60Hz

800 means that each row has 800 pixels to display at the stage of display interval for HSYNC. The value of e means the clock cycle required to display a row of pixels. 600 means the number of rows to display at the stage of display interval for VSYNC. The value of s means the clock cycle required to display a frame. 60Hz means the number of frames to display per second. So, the required clock cycle per second is  $1056 \times 628 \times 60$ , which is the frequency of the clock.

The driver module of VGA is in Fig5.



Fig.7 drive module of VGA

- RST: global reset signal
- CLK\_25MHz: input, 25MHz clock
- HS: output, to monitor, horizontal synchronization signal
- VS: output, to monitor, vertical synchronization signal
- BLANK: output, to client, blank signal, active when pixel is not in visible area, which is 1 at the stages of synchronization pulse, back porch and front porch and 0 otherwise.
- HCOUNT: output, 11 bits, to client, horizontal pixel counter
- ullet VCOUNT: output, 11 bits, to client, vertical lines counter

The conceptual of displaying bar is in Fig6.



Fig.8 conceptual of displaying bar

The conceptual of displaying a still image is in Fig7.



Fig.9 conceptual of displaying a still image

## 5. Image edge extraction

#### 4.1 Median filtering

Median filtering is a commonly used method for removing noise from images or signals. It works by replacing the value of each pixel or sample with the median value of its neighboring pixels or samples. For images captured by OV7670 camera, we will carry out median filtering to remove the salt and pepper noise.

$$= /g(x, y) = \frac{1}{M} \sum_{f \in S} f(x, y)_{37}$$

#### 4.2 sobel operator

The Sobel operator is a widely used image processing technique for edge detection. It works by convolving an image with a small kernel (typically a 3x3 or 5x5 matrix) that emphasizes the edges of the image. Specifically, the Sobel operator computes the gradient of the image intensity at each pixel, which represents the rate of change of the intensity in the x and y directions. The magnitude of the gradient is then used to determine the strength of the edge. In this project, we will use sobel operator to filter the image, get the image edge information and output the edge information to VGA display.

Sobel卷积因子为:

| -1 | 0  | +1 |     | +1     | +2              | +1                  |  |
|----|----|----|-----|--------|-----------------|---------------------|--|
| -2 | 0  | +2 |     | 0      | 0               | 0                   |  |
| -1 | 0  | +1 | htt | p://b1 | o <b>≣2</b> cs∈ | ln <del>.</del> het |  |
|    | Gx |    |     | Gv     |                 |                     |  |

# 6. The pmod device/external device used

- 1. OV7670 camera
- 2. VGA display